### **Assignment Set Number:**

Problem Bank 28

### **Group Name:**

108

### **Contribution Table:**

| Sl.<br>No. | Name (as appears in Canvas)   | ID NO       | Contribution |
|------------|-------------------------------|-------------|--------------|
| 1.         | MOHD SAIF ALI                 | 2021fC04026 | Equal (100%) |
| 2.         | REDDYVARI SASI KUMAR<br>REDDY | 2021FC04030 | Equal (100%) |
| 3.         | DHRUBA ADHIKARY               | 2021FC04034 | Equal (100%) |

### **Problem Statement:**

```
STL Code:
program BinarySearch
VAR a array(12) INTEGER
for n = 0 to 11
      a(n) = n
      writeln (a(n))
next
VAR key INTEGER
VAR first INTEGER
VAR last INTEGER
VAR middle INTEGER
VAR temp INTEGER
key = 7
first = 0
writeln("Key to be searched",key)
last = 11
middle = (first+last)/2
while first <= last
      temp = a(middle)
      if temp = key then
             writeln("Key Found",middle)
             break
```

```
end if
    if key > temp then
        first = middle + 1
    else
        last = middle - 1
    end if
    middle = (first+last)/2
wend
if first > last then
    writeln("Key Not Found")
end if
end
```

- Part I deals with Cache Memory Management with Direct Mapping
- Part II deals with Cache Memory Management with Associative Mapping
- Part III deals with Cache Memory Management with Set Associative Mapping

## Part I: Direct Mapped Cache

a) Execute the above program by setting block size to 2, 4, 8, 16 and 32 for cache size = 8, 16 and 32. Record the observation in the following table.

The following are the Observations from "Data Cache".

| Block Size | Cache size | # Hits | # Misses | % Miss Ratio | %Hit Ratio |
|------------|------------|--------|----------|--------------|------------|
| 2          | 8          | 184    | 182      | 49.7         | 50.3       |
| 4          |            | 205    | 161      | 43.9         | 56.1       |
| 8          |            | 199    | 167      | 45.6         | 54.4       |
| 2          | 16         | 227    | 139      | 37.9         | 62.1       |
| 4          |            | 252    | 114      | 31.2         | 68.8       |
| 8          |            | 245    | 121      | 33.1         | 66.9       |
| 16         |            | 264    | 102      | 27.8         | 72.2       |
| 2          | 32         | 249    | 117      | 31.9         | 68.1       |
| 4          |            | 282    | 84       | 22.9         | 77.1       |
| 8          |            | 283    | 83       | 22.7         | 77.3       |
| 16         |            | 296    | 70       | 19.2         | 80.9       |
| 32         |            | 300    | 66       | 18.1         | 81.9       |

The following are the Observations from "Instruction Cache".

| Block Size | Cache size | # Hits | # Misses | % Miss Ratio | %Hit Ratio |
|------------|------------|--------|----------|--------------|------------|
| 2          | 8          | 171    | 199      | 53.7         | 46.3       |
| 4          |            | 258    | 112      | 30.2         | 69.8       |
| 8          |            | 301    | 69       | 18.6         | 81.4       |
| 2          | 16         | 251    | 119      | 32.2         | 67.8       |
| 4          |            | 292    | 78       | 21.1         | 78.9       |
| 8          |            | 312    | 58       | 15.7         | 84.3       |
| 16         |            | 328    | 42       | 11.4         | 88.6       |
| 2          | 32         | 288    | 82       | 22.2         | 77.8       |
| 4          |            | 325    | 45       | 12.2         | 87.8       |
| 8          |            | 336    | 34       | 9.2          | 90.8       |
| 16         |            | 352    | 18       | 4.8          | 95.2       |
| 32         |            | 360    | 10       | 2.7          | 97.3       |

# b) Plot a single graph of Cache hit ratio Vs Block size with respect to cache size = 8, 16 and 32. Comment on the graph that is obtained.



**Observation:** In the Direct Mapping technique, the Above Graph clearly shows with the increase in the Cache Size to an Optimal Level, the Hit Ratio increases upto an Optimal Level. Optimal Block size needs to be considered as it is varying with block size 8.

- c) Fill the below table and write a small note on your observation from the data cache.
  - Block Size = 2
  - Cache Size = 32
  - Cache Type = Direct Mapped

| Addresses | Data | Miss (%) |
|-----------|------|----------|
| 0006      | 02   | 31.9     |
| 0007      | 00   | 31.9     |
| 0008      | 0C   | 31.9     |
| 0009      | 02   | 31.9     |
| 0052      | 02   | 31.9     |
| 0053      | 00   | 31.9     |
| 0054      | 07   | 31.9     |
| 0055      | 02   | 31.9     |
| 0056      | 00   | 31.9     |
| 0057      | 07   | 31.9     |

| 02<br>00<br>07<br>02 | 31.9<br>31.9<br>31.9<br>31.9                                                     |
|----------------------|----------------------------------------------------------------------------------|
| 07                   | 31.9                                                                             |
| 02                   |                                                                                  |
|                      | 31.9                                                                             |
| 00                   |                                                                                  |
| 00                   | 31.9                                                                             |
| 07                   | 31.9                                                                             |
| 20                   | 31.9                                                                             |
| 62                   | 31.9                                                                             |
| 65                   | 31.9                                                                             |
| 20                   | 31.9                                                                             |
| 73                   | 31.9                                                                             |
| 65                   | 31.9                                                                             |
| 61                   | 31.9                                                                             |
| 72                   | 31.9                                                                             |
| 63                   | 31.9                                                                             |
| 68                   | 31.9                                                                             |
| 46                   | 31.9                                                                             |
| 6F                   | 31.9                                                                             |
| 75                   | 31.9                                                                             |
| 6E                   | 31.9                                                                             |
| 64                   | 31.9                                                                             |
| 00                   | 31.9                                                                             |
|                      | 20<br>62<br>65<br>20<br>73<br>65<br>61<br>72<br>63<br>68<br>46<br>6F<br>75<br>6E |

Binary Search is implemented. The key to be searched is traversed in the loop. Due to the Direct mapping technique, a block is placed only in one cache line. 16 blocks exist. As the block referenced gets increased i.e cache size is larger, hit ratio % is more here. Addresses gets trashed in the bottom up execution. Misses are more in the middle of the execution to traverse back since 2 blocks reference in the same line is more. Optimal values or parameters need to be considered for a good performance.

CPI = 6.63

## Part II: Associative Mapped Cache

a) Execute the above program by setting block size to 2, 4, 8, 16 and 32 for cache size = 8, 16 and 32. Record the observation in the following table.

The following are the Observations from "Data Cache"

|               | LRU Replacement Algorithm |        |          |              |            |  |
|---------------|---------------------------|--------|----------|--------------|------------|--|
| Block<br>Size | Cache size                | # Hits | # Misses | % Miss Ratio | %Hit Ratio |  |
| 2             | 8                         | 198    | 168      | 45.9         | 54.1       |  |
| 4             |                           | 196    | 170      | 46.5         | 53.5       |  |
| 8             |                           | 199    | 167      | 45.6         | 54.4       |  |
| 2             | 16                        | 215    | 151      | 41.3         | 58.7       |  |
| 4             |                           | 266    | 100      | 27.3         | 72.7       |  |
| 8             |                           | 240    | 126      | 34.4         | 65.6       |  |
| 16            |                           | 264    | 102      | 27.8         | 72.2       |  |
| 2             | 32                        | 266    | 100      | 27.3         | 72.7       |  |
| 4             |                           | 303    | 63       | 17.2         | 82.8       |  |
| 8             |                           | 299    | 67       | 18.3         | 81.7       |  |
| 16            |                           | 318    | 48       | 13.1         | 86.9       |  |
| 32            |                           | 300    | 66       | 18.1         | 81.9       |  |

#### The following are the Observations from "Instruction Cache"

|            | LRU Replacement Algorithm |        |          |              |            |  |
|------------|---------------------------|--------|----------|--------------|------------|--|
| Block Size | Cache size                | # Hits | # Misses | % Miss Ratio | %Hit Ratio |  |
| 2          | 8                         | 171    | 199      | 53.8         | 46.2       |  |
| 4          |                           | 258    | 112      | 30.3         | 69.7       |  |
| 8          |                           | 301    | 69       | 18.6         | 81.4       |  |
| 2          | 16                        | 171    | 199      | 53.8         | 46.2       |  |
| 4          |                           | 258    | 112      | 30.3         | 69.7       |  |
| 8          |                           | 302    | 68       | 18.4         | 81.6       |  |
| 16         |                           | 328    | 42       | 11.4         | 88.6       |  |
| 2          | 32                        | 273    | 97       | 26.2         | 73.8       |  |
| 4          |                           | 316    | 54       | 14.6         | 85.4       |  |
| 8          |                           | 336    | 34       | 9.2          | 90.8       |  |
| 16         |                           | 352    | 18       | 4.8          | 95.2       |  |
| 32         |                           | 360    | 10       | 2.7          | 97.3       |  |

## b) Plot a single graph of Cache hit ratio Vs Block size with respect to cache size = 8, 16 and 32. Comment on the graph that is obtained.

The plot based on "data cache".



As the implementation is Associative Mapped technique, A block of main memory can load into any cache line and is interpreted as tag and word. It is more flexible because it is similar to General Tickets in a Train booking system but the complexity of comparator circuit is high. Cache searching is high due to it. As cache size increases, Hit ratio achieved is higher but with an optimal block size. With the varying block size, the Hit ratio value fluctuates.

# c) Fill up the following table for three different replacement algorithms and state which replacement algorithm is better and why?

| Replacement Algorithm: Random |            |                   |         |           |  |
|-------------------------------|------------|-------------------|---------|-----------|--|
| Block Size                    | Cache size | Miss              | Hit     | Hit ratio |  |
| 2                             | 4          | 218               | 148     | 40.4 %    |  |
| 2                             | 8          | 183               | 183     | 50 %      |  |
| 2                             | 16         | 132               | 234     | 64 %      |  |
| 2                             | 32         | 99                | 267     | 73 %      |  |
| 2                             | 64         | 93                | 273     | 74.6 %    |  |
|                               | Rep        | lacement Algorith | m: FIFO |           |  |
| Block Size                    | Cache size | Miss              | Hit     | Hit ratio |  |
| 2                             | 4          | 225               | 141     | 38.5 %    |  |
| 2                             | 8          | 171               | 195     | 53.3 %    |  |
| 2                             | 16         | 155               | 211     | 57.6 %    |  |
| 2                             | 32         | 106               | 260     | 71.1 %    |  |
| 2                             | 64         | 89                | 277     | 75.7 %    |  |
|                               | Rep        | lacement Algorith | m: LRU  |           |  |
| Block Size                    | Cache size | Miss              | Hit     | Hit ratio |  |
| 2                             | 4          | 225               | 141     | 38.5 %    |  |
| 2                             | 8          | 168               | 198     | 54.1 %    |  |
| 2                             | 16         | 151               | 215     | 58.8 %    |  |
| 2                             | 32         | 100               | 266     | 72.7 %    |  |
| 2                             | 64         | 87                | 279     | 76.3 %    |  |

In FIFO, the block that has entered into cache memory first then it is replaced first by the newly received block from Main Memory.

In LRU, the block is replaced if it is there in cache for longest duration without referring by CPU.

In Random, there is no fixed procedure for selection of block replaced by newly received block in cache.

LRU performs better as the requests for the replacement in cache with good locality of reference. It performs with lease no of page faults.

## d) Plot the graph of Cache Hit Ratio Vs Cache size with respect to different replacement algorithms. Comment on the graph that is obtained.

Cache Hit Ratio Vs Cache size with respect to different replacement algorithms

Random FIFO
TO

65

50

45

Obviously, we can achieve a good performance with the increase in cache size to an optimal level. As cache size increases, Hit ratio % is higher to achieve an optimal value. It exists with direct proportional relationship. In regards with less no of Page Faults and Optimal performance based on Locality, LRU performs in optimal fashion. It may not be same in Random Replacement Algorithm.

Cache Size

## **Part III: Set Associative Mapped Cache**

Execute the above program by setting the following Parameters:

• Number of sets (Set Blocks): 2 way

• Cache Type: Set Associative

• Replacement: LRU/FIFO/Random

# a) Fill up the following table for three different replacement algorithms and state which replacement algorithm is better and why?

| Replacement Algorithm: Random |            |                   |       |           |  |
|-------------------------------|------------|-------------------|-------|-----------|--|
| Block Size                    | Cache size | Miss              | Hit   | Hit ratio |  |
| 2                             | 4          | 217               | 149   | 40.8 %    |  |
| 2                             | 8          | 182               | 184   | 50.3 %    |  |
| 2                             | 16         | 141               | 225   | 61.5 %    |  |
| 2                             | 32         | 108               | 258   | 70.5 %    |  |
| 2                             | 64         | 91                | 275   | 75.2 %    |  |
|                               | Repla      | cement Algorithm: | FIFO  |           |  |
| Block Size                    | Cache size | Miss              | Hit   | Hit ratio |  |
| 2                             | 4          | 225               | 141   | 38.5 %    |  |
| 2                             | 8          | 165               | 201   | 54.9 %    |  |
| 2                             | 16         | 144               | 222   | 60.6 %    |  |
| 2                             | 32         | 105               | 261   | 71.3 %    |  |
| 2                             | 64         | 90                | 276   | 75.4 %    |  |
|                               | Repla      | cement Algorithm  | : LRU |           |  |
| Block Size                    | Cache size | Miss              | Hit   | Hit ratio |  |
| 2                             | 4          | 225               | 141   | 38.5 %    |  |
| 2                             | 8          | 165               | 201   | 54.9 %    |  |
| 2                             | 16         | 140               | 226   | 61.7 %    |  |
| 2                             | 32         | 98                | 268   | 73.2 %    |  |
| 2                             | 64         | 88                | 278   | 75.9 %    |  |

As it is Set Associative mapping technique, which we can say it as combination of Direct and Associative mappings. The available cache memory is divided into no of sets if cache memory lines divides with some k value which is k-way set associative mapping. LRU performs better, with the increase in cache size, locality of reference is exhibited at maximum when compared with the FIFO & Random.

## b) Plot the graph of Cache Hit Ratio Vs Cache size with respect to different replacement algorithms. Comment on the graph that is obtained.



With the increase in the size of Cache, % Hit Ratio increases to an optimal level.

# c) Fill in the following table and analyse the behaviour of Set Associate Cache. Which one is better and why?

| Replacement Algorithm: LRU |            |      |     |           |  |  |
|----------------------------|------------|------|-----|-----------|--|--|
| Block Size,                | Set Blocks | Miss | Hit | Hit ratio |  |  |
| Cache size                 |            |      |     |           |  |  |
| 2, 64                      | 2 - Way    | 88   | 278 | 75.9 %    |  |  |
| 2, 64                      | 4 – Way    | 88   | 278 | 75.9 %    |  |  |
| 2, 64                      | 8 – Way    | 88   | 278 | 75.9 %    |  |  |

In the K – Way Set Associative Mapping Technique, It is addressed as Tag, Set, Word. No of sets is calculated by dividing cache memory lines with k. As experimented above, if there is an increase in the set blocks, the misses and hits remains same. Hence the Hit Ratio is same with no change.